# EAST WEST UNIVERSITY

# ELECTRICAL & ELECTRONIC. ENGINEERING

POST LAB- 03

Sakib Hasan Mital

Hudent ID: 2020-1-80-092

Course code: EEE 416

Course Title: VISI cincuit & systems

Experiment no: 03

Experiment name; Introduction to Cadence, NAND Grate

design and design turle checking

Course Instructor: Die Matammad Mozammel Al Hakim

Date of Performance: 11/12/2024

Date of Submission: 23/12/2024

### OBJECTIVE:

In this experiment we have leasn't to use codence to build a NAND gate.

# Methodology:

In NAND gate, we used two inputs, connected two pross in parallel and two nows in series. Then we generated esimusoids and build a layout and varified it.

#### **RESULTS**



Fig 1: NAND gate circuit diagram



Fig 2: NAND gate input and output result



Fig 3: NAND gate symbol



Fig 4: Mosfet boxes in the starting of layout design



Fig 5 : After pressing shift+f



Fig 6: NAND gate layout design



Fig 7: Layout design



Fig 8: LVS match result



Fig 9: LVS match result



Fig 10: DRC match result

Truth Table:

| Input |     | Output |
|-------|-----|--------|
| a     | b , | - m    |
| 0     | 0   | 1      |
| 0     |     | - 1    |
| ı     | 0   | . 1    |
| 1     | 1   | 0      |

and the way I would be taken a find that

From the crinusoid we can see when the input a=1 and b=1 the output is 0.

when a=1, b=0 the output becomes 1. No we can see the six thath table and variety the sinusoid of Nandgote.

CS Scanned with CamScanne

## Explanation:

Durcing this experiment we tried to follow design rule up MOSTET. We considered the size of n-well, polysilicon spacing metal spacing latch up extect. In Mos design, design rules are to be structly maintained to fabricate and integrente the circuit. Also it is mandatory to deduct the latch up extect. Due to ionization extect me generated body contact and polarization contact.

### Conclusion !

This experiment gives opportunity to be timiliarized with the 'cadence'.

we underestood from the circuit level implemented to the logost design.

The theory the at design twees that every taught in the class, we experienced the importance at that while to designing the layout.